

# **TS982**

# Wide bandwidth dual bipolar operational amplifier

### **Features**

- Operating from  $V_{CC} = 2.5 V$  to 5.5 V
- 200 mA output current on each amplifier
- High dissipation package
- Rail-to-rail input and output
- Unity-gain stable

## **Applications**

- Hall sensor compensation coil
- Servo amplifier
- Motor driver
- **Industrial**
- **Automotive**

## **Description**

The TS982 is a dual operational amplifier able to drive 200 mA down to voltages as low as 2.7 V.

The SO-8 exposed-pad package allows high current output at high ambient temperatures making it a reliable solution for automotive and industrial applications.

The TS982 is stable with a unity gain.



# **Contents**







# <span id="page-2-0"></span>**1 Absolute maximum ratings and operating conditions**

| <b>Symbol</b>                | <b>Parameter</b>                                      | Value                     | Unit   |
|------------------------------|-------------------------------------------------------|---------------------------|--------|
| $V_{\rm CC}$                 | Supply voltage <sup>(1)</sup>                         | 6                         | V      |
| $V_{in}$                     | Input voltage                                         | -0.3 V to $V_{CC}$ +0.3 V | $\vee$ |
| $\mathsf{T}_{\mathsf{oper}}$ | Operating free-air temperature range                  | $-40$ to $+125$           | °C     |
| $T_{\text{stg}}$             | Storage temperature                                   | $-65$ to $+150$           | °C     |
| $T_i$                        | Maximum junction temperature                          | 150                       | °C     |
| $R_{thja}$                   | Thermal resistance junction to ambient <sup>(2)</sup> | 45                        | °C/W   |
| $R_{\mathsf{thjc}}$          | Thermal resistance junction to case                   | 10                        | °C/W   |
|                              | Human body model (HBM)I(3)                            | $\mathcal{P}$             | kV     |
| <b>ESD</b>                   | Charged device model (CDM) <sup>(4)</sup>             | 1.5                       | kV     |
|                              | Machine model (MM) <sup>(5)</sup>                     | 200                       | $\vee$ |
| Latch-up                     | Latch-up immunity (all pins)                          | 200                       | mA     |
|                              | Lead temperature (soldering, 10sec)                   | 250                       | °C     |
|                              | Output short-circuit duration                         | see note (6)              |        |

<span id="page-2-1"></span>Table 1. Absolute maximum ratings (AMR)

1. All voltage values are measured with respect to the ground pin.

2. With two sides, two-plane PCB following the EIA/JEDEC JESD51-7 standard.

- 3. Human body model: A 100 pF capacitor is charged to the specified voltage, then discharged through a<br>1.5 kΩ resistor between two pins of the device. This is done for all couples of connected pin combinations<br>while the
- 4. Charged device model: all pins and the package are charged together to the specified voltage and then discharged directly to the ground through only one pin. This is done for all pins.
- 5. Machine model: A 200 pF capacitor is charged to the specified voltage, then discharged directly between two pins of the device with no external series resistor (internal resistor < 5 Ω). This is done for all couples of connected pin combinations while the other pins are floating.
- 6. Short-circuits can cause excessive heating. Destructive dissipation can result from a short-circuit on one or two amplifiers simultaneously.

Table 2. **Operating conditions** 

| Symbol       | <b>Parameter</b>                                           | <b>Value</b>    | Unit |
|--------------|------------------------------------------------------------|-----------------|------|
| $V_{\rm CC}$ | Supply voltage                                             | 2.5 to 5.5      |      |
| $V_{icm}$    | Common mode input voltage range                            | GND to $V_{CC}$ |      |
| $C_{1}$      | Load capacitor<br>$R_1 < 100 \Omega$<br>$R_1 > 100 \Omega$ | 400<br>100      | рF   |

# <span id="page-3-0"></span>**2 Electrical characteristics**

<span id="page-3-1"></span>Table 3. Table 3. Electrical characteristics for V<sub>CC+</sub> = +5 V, V<sub>CC-</sub> = 0 V, and T<sub>amb</sub> = 25° C **(unless otherwise specified)**

| Symbol                | <b>Parameter</b>                                                                                                                     | Min.     | Typ.                 | Max.                | Unit                                               |
|-----------------------|--------------------------------------------------------------------------------------------------------------------------------------|----------|----------------------|---------------------|----------------------------------------------------|
| $I_{\rm CC}$          | Supply current - No input signal, no load<br>$T_{min}$ < $T_{op}$ < $T_{max}$                                                        |          | 5.5                  | 7.2<br>7.2          | mA                                                 |
| $V_{IO}$              | Input offset voltage ( $V_{icm} = V_{CC}/2$ )<br>$T_{min}$ < $T_{op}$ < $T_{max}$                                                    |          | $\mathbf{1}$         | 5<br>$\overline{7}$ | mV                                                 |
| $\Delta V_{IO}$       | Input offset voltage drift                                                                                                           |          | $\overline{2}$       |                     | µV/°C                                              |
| Iв                    | Input bias current - $V_{icm} = V_{CC}/2$<br>$T_{min}$ < $T_{op}$ < $T_{max}$                                                        |          | 200                  | 500<br>500          | nA                                                 |
| $I_{IO}$              | Input offset current<br>$V_{icm} = V_{CC}/2$                                                                                         |          | 10                   |                     | nA                                                 |
| $V_{OH}$              | High level output voltage<br>$R_1 = 16\Omega$<br>$R_L = 16\Omega$ , $T_{min} < T_{op} < T_{max}$<br>$I_{\text{out}} = 200 \text{mA}$ | 4.2<br>4 | 4.4<br>4             |                     | V                                                  |
|                       | $V_{CC}$ = 4.75V, T = 125° C, I <sub>out</sub> = 25mA                                                                                | 4.3      |                      |                     | V                                                  |
| $V_{OL}$              | Low level output voltage<br>$R_1 = 16\Omega$<br>$R_L = 16\Omega$ , $T_{min} < T_{op} < T_{max}$<br>$I_{\text{out}} = 200 \text{mA}$  |          | 0.55<br>$\mathbf{1}$ | 0.65<br>0.95        | V                                                  |
|                       | $V_{CC}$ = 4.75V, T = 125°C, $I_{out}$ = 25mA                                                                                        |          |                      | 0.45                | V                                                  |
| A <sub>VD</sub>       | Large signal voltage gain<br>$R_L = 16\Omega$                                                                                        |          | 95                   |                     | dB                                                 |
| GBP                   | Gain bandwidth product<br>$R_L = 32\Omega$                                                                                           | 1.35     | $2.2\phantom{0}$     |                     | MHz                                                |
| <b>CMR</b>            | Common mode rejection ratio                                                                                                          |          | 80                   |                     | dB                                                 |
| <b>SVR</b>            | Supply voltage rejection ratio                                                                                                       |          | 95                   |                     | dB                                                 |
| SR                    | Slew rate, unity gain inverting<br>$R_L = 16\Omega$                                                                                  | 0.45     | 0.7                  |                     | $V/\mu s$                                          |
| $\Phi_{\!\mathsf{m}}$ | Phase margin at unit gain<br>$R_L = 16\Omega$ , $C_L = 400pF$                                                                        |          | 56                   |                     | degrees                                            |
| $G_m$                 | Gain margin<br>$R_L$ = 16 $\Omega$ , C <sub>L</sub> = 400pF                                                                          |          | 18                   |                     | dB                                                 |
| $e_n$                 | Equivalent input noise voltage<br>$F = 1kHz$                                                                                         |          | 17                   |                     | $\frac{\mathsf{n} \mathsf{V}}{\sqrt{\mathsf{Hz}}}$ |
| Crosstalk             | Channel separation<br>$R_L = 16\Omega$ , F = 1kHz                                                                                    |          | 100                  |                     | dB                                                 |



| <b>Symbol</b>             | Table 5.<br><b>Parameter</b>                                                                                                          | Min.         | Typ.           | Max.                | Unit              |
|---------------------------|---------------------------------------------------------------------------------------------------------------------------------------|--------------|----------------|---------------------|-------------------|
| $I_{\rm CC}$              | Supply current - No input signal, no load<br>$T_{min}$ < $T_{op}$ < $T_{max}$                                                         |              | 5.3            | 7.2<br>7.2          | mA                |
| $V_{IO}$                  | Input offset voltage ( $V_{icm} = V_{CC}/2$ )<br>$T_{min}$ < $T_{op}$ < $T_{max}$                                                     |              | 1              | 5<br>$\overline{7}$ | mV                |
| $\Delta V_{1O}$           | Input offset voltage drift                                                                                                            |              | $\overline{c}$ |                     | µV/°C             |
| ŀв                        | Input bias current - $V_{icm} = V_{CC}/2$<br>$T_{min}$ < $T_{op}$ < $T_{max}$                                                         |              | 200            | 500<br>500          | nA                |
| $I_{IO}$                  | Input offset current<br>$V_{icm} = V_{CC}/2$                                                                                          |              | 10             |                     | nA                |
| $V_{OH}$                  | High level output voltage<br>$R_1 = 16\Omega$<br>$R_L = 16\Omega$ , $T_{min} < T_{op} < T_{max}$<br>$I_{\text{out}} = 200 \text{ mA}$ | 2.68<br>2.64 | 2.85<br>2.3    |                     | V                 |
| <b>V<sub>OL</sub></b>     | Low level output voltage<br>$R_1 = 16\Omega$<br>$R_L = 16\Omega$ , $T_{min} < T_{op} < T_{max}$<br>$I_{\text{out}} = 200 \text{mA}$   |              | 0.45<br>1      | 0.52<br>0.65        | V                 |
| A <sub>VD</sub>           | Large signal voltage gain<br>$R_L = 16\Omega$                                                                                         |              | 92             |                     | dВ                |
| <b>GBP</b>                | Gain bandwidth product<br>$R_L = 32\Omega$                                                                                            | 1.2          | 2              |                     | MHz               |
| <b>CMR</b>                | Common mode rejection ratio                                                                                                           |              | 75             |                     | dВ                |
| SVR                       | Supply voltage rejection ratio                                                                                                        |              | 95             |                     | dB                |
| <b>SR</b>                 | Slew rate, unity gain inverting<br>$R_L = 16\Omega$                                                                                   | 0.45         | 0.7            |                     | $V/\mu s$         |
| $\Phi_{\!m}$              | Phase margin at unit gain<br>$R_L$ = 16 $\Omega$ , C <sub>L</sub> = 400pF                                                             |              | 57             |                     | degrees           |
| $\mathsf{G}_{\mathsf{m}}$ | Gain margin<br>$R_L = 16\Omega$ , $C_L = 400pF$                                                                                       |              | 16             |                     | dВ                |
| $e_n$                     | Equivalent input noise voltage<br>$F = 1kHz$                                                                                          |              | 17             |                     | nV<br>$\sqrt{Hz}$ |
| Crosstalk                 | Channel separation<br>$R_L = 16\Omega$ , F = 1kHz                                                                                     |              | 100            |                     | dB                |

Table 4. Table 4. Electrical characteristics for  $V_{\text{CC+}}$  = +3.3 V, V<sub>CC</sub> = 0 V, and T<sub>amb</sub> = 25° C **(unless otherwise specified)(1)**

1. All electrical values are guaranteed by correlation with measurements at 2.7 V and 5 V.



| <b>Symbol</b>             | <b>Parameter</b>                                                                                                                     | Min.        | Typ.         | Max.         | Unit       |
|---------------------------|--------------------------------------------------------------------------------------------------------------------------------------|-------------|--------------|--------------|------------|
| $I_{\rm CC}$              | Supply current - No input signal, no load<br>$T_{min}$ < $T_{op}$ < $T_{max}$                                                        |             | 5.3          | 6.4<br>6.4   | mA         |
| $V_{IO}$                  | Input offset voltage ( $V_{icm} = V_{CC}/2$ )<br>$T_{min}$ < $T_{op}$ < $T_{max}$                                                    |             | $\mathbf{1}$ | 5<br>7       | mV         |
| $\Delta V_{IO}$           | Input offset voltage drift                                                                                                           |             | 2            |              | µV/°C      |
| ŀв                        | Input bias current - $V_{icm} = V_{CC}/2$<br>$T_{min}$ < $T_{op}$ < $T_{max}$                                                        |             | 200          | 500<br>500   | nA         |
| $I_{IO}$                  | Input offset current<br>$V_{icm} = V_{CC}/2$                                                                                         |             | 10           |              | nA         |
| $V_{OH}$                  | High level output voltage<br>$R_1 = 16\Omega$<br>$R_L = 16\Omega$ , $T_{min} < T_{op} < T_{max}$<br>$I_{\text{out}} = 20 \text{ mA}$ | 2.3<br>2.25 | 2.85<br>2.3  |              | V          |
| $V_{OL}$                  | Low level output voltage<br>$R_1 = 16\Omega$<br>$R_L = 16\Omega$ , $T_{min} < T_{op} < T_{max}$<br>$I_{\text{out}} = 200 \text{mA}$  |             | 0.45<br>1    | 0.37<br>0.42 | V          |
| A <sub>VD</sub>           | Large signal voltage gain<br>$R_L = 16\Omega$                                                                                        |             | 92           |              | dB         |
| GBP                       | Gain bandwidth product<br>$R_L = 32\Omega$                                                                                           | 1.2         | 2            |              | <b>MHz</b> |
| <b>CMR</b>                | Common mode rejection ratio                                                                                                          |             | 75           |              | dB         |
| <b>SVR</b>                | Supply voltage rejection ratio                                                                                                       |             | 95           |              | dB         |
| <b>SR</b>                 | Slew rate, unity gain inverting<br>$R_L = 16\Omega$                                                                                  | 0.45        | 0.7          |              | $V/\mu s$  |
| $\Phi_{\! \rm m}$         | Phase margin at unit gain<br>$R_L$ = 16 $\Omega$ , $C_L$ = 400pF                                                                     |             | 57           |              | degrees    |
| $\mathsf{G}_{\mathsf{m}}$ | Gain margin<br>$R_L = 16 \Omega C_L = 400pF$                                                                                         |             | 16           |              | dB         |
| $e_n$                     | Equivalent input noise voltage<br>$F = 1kHz$                                                                                         |             | 17           |              | nV<br>√Hz  |
| Crosstalk                 | Channel separation<br>$R_L = 16\Omega$ , F = 1kHz                                                                                    |             | 100          |              | dB         |

Table 6. Table 6.  $\quad$  Electrical characteristics for V<sub>CC</sub> = +2.7 V, V<sub>CC-</sub> = 0 V, and T<sub>amb</sub> = 25° C **(unless otherwise specified)** 



#### <span id="page-6-0"></span> **Figure 1. Current consumption vs. supply voltage**

<span id="page-6-1"></span>





**Figure 4. Voltage drop vs. supply voltage (sourcing)**



 **Figure 5. Voltage drop vs. supply voltage (sinking)**





#### **Figure 7. Voltage drop vs. temperature Figure 8. Voltage drop vs. temperature (Iout = 100 mA)**  $(I_{\text{out}} = 200 \text{ mA})$ 800 1300 750 1200 Voltage Drop (mV) Voltage Drop (mV) 700 1100 650 **Isource** 1000  $Vcc = 5V$ 600  $Vcc = 5V$ Isinl lein  $Vicm = Vcc/2$ 900 Vicm = Vcc/2  $Vid = 100mV$ Vid = 100mV Iout= 200mA 550 Iout= 100mA 800 500 20 40 60 80 100 120 140<br>Die Temperature (°C) 20 40 60 80 1<br>Die Temperature (°C) -40  $-20$  $\pmb{0}$  $-40$  $-20$  $\pmb{0}$ 100 120 140





 **Figure 11. Open loop gain and phase vs. frequency**

<span id="page-7-0"></span>



**Figure 12. Open loop gain and phase vs. frequency**



 $\overline{\mathbf{S}}$ 

 **Phase (Deg)**

#### **Figure 13. Open loop gain and phase vs. frequency**





 **Figure 15. Open loop gain and phase vs. frequency**



 **Figure 17. Open loop gain and phase vs. frequency**

**Figure 16. Open loop gain and phase vs. frequency**



**Figure 18. Open loop gain and phase vs. frequency**



 $\sqrt{}$ 











50





**Figure 19. Phase margin vs. supply voltage Figure 20. Gain margin vs. supply voltage**



 $\sqrt{2}$ 















 $\bm{\varPi}$ 







Figure 31. Distortion vs. output voltage















 **Figure 39. Power supply rejection ratio vs. frequency**



 $\sqrt{2}$ 

# <span id="page-13-0"></span>**3 Application information**

## <span id="page-13-1"></span>**3.1 Exposed-pad package description**

The dual operational amplifier TS982 is housed in an SO-8 exposed-pad plastic package. As shown in *[Figure 40](#page-13-3)*, the die is mounted and glued on a lead frame. This lead frame is exposed as a thermal pad on the underside of the package. The thermal contact is direct with the die and therefore, offers an excellent thermal performance in comparison with the common SO packages. The thermal contact between the die and the exposed-pad is characterized using the parameter  $R_{thic}$ .

<span id="page-13-3"></span>



As 90% of the heat is removed through the pad, the thermal dissipation of the circuit is directly linked to the copper area soldered to the pad. In other words, the  $R<sub>thin</sub>$  depends on the copper area and the number of layers of the printed circuit board under the pad.



#### **Figure 41. TS982 test board layout: 6 cm2 of copper topside**

## <span id="page-13-2"></span>**3.2 Exposed-pad electrical connection**

In the SO-8 exposed-pad package, the silicon die is mounted on the thermal pad (see *[Figure 40](#page-13-3)*). The silicon substrate is not directly connected to the pad because of the glue. Therefore, the copper area of the exposed-pad must be connected to the substrate voltage  $(V_{CC})$  pin 4.



#### <span id="page-14-0"></span>**3.3 Thermal management benefits**

A good thermal design is important to maintain the temperature of the silicon junction below  $T_i$  = 150° C as given in the absolute maximum ratings and also to maintain the operating power level.

Another effect of temperature is that the life expectancy of an integrated circuit decreases exponentially when operating at high temperature over an extended period of time. It is estimated that, the chip failure rate doubles for every 10° to 20° C. This demonstrates that reducing the junction temperature is also important to improve the reliability of the amplifier.

Because of the high dissipation capability of the SO-8 exposed-pad package, the dual opamp TS982 has a lower junction temperature for high current applications in high ambient temperatures.

### <span id="page-14-1"></span>**3.4 Thermal management guidelines**

The following guidelines are a simple procedure to determine the PCB you should use in order to get the best from the SO-8 exposed-pad package:

1. Determine the total power  $P_{total}$  to be dissipated by the IC.

 $P_{total} = I_{CC} \times V_{CC} + V_{drop1} \times I_{out1} + V_{drop2} \times I_{out2}$ 

 $I_{CC}$  x  $V_{CC}$  is the DC power needed by the TS982 to operate with no load. Refer to *[Figure 1: Current consumption vs. supply voltage on page 7](#page-6-0)* to determine I<sub>CC</sub> versus  $V_{CC}$  and versus temperature.

The other terms are the power dissipated by the two operators to source the load. If the output signal can be assimilated to a DC signal, you can calculate the dissipated power using the voltage drop curves versus output current, supply voltage, and temperature (*[Figure 2 on page 7](#page-6-1)* to *[Figure 8 on page 8](#page-7-0)*).

- 2. Specify the maximum operating temperature,  $(T_a)$  of the TS982.
- 3. Specify the maximum junction temperature  $(T_j)$  at the maximum output power. As discussed above,  $T_i$  must be below 150°C and as low as possible for reliability considerations.

Therefore, the maximum thermal resistance between junction and ambient  $R<sub>thia</sub>$  is:

 $R<sub>thia</sub> = (T<sub>i</sub> - T<sub>a</sub>)/P<sub>total</sub>$ 

Different PCBs can give the right R<sub>thia</sub> for a given application. *[Figure 42](#page-15-1)* gives the R<sub>thia</sub> of the SO-8 exposed pad versus the copper area of a top side PCB.



<span id="page-15-1"></span>Figure 42. R<sub>thia</sub> of the TS982 vs. top side copper area



The ultimate R<sub>thja</sub> of the package on a 4-layer PCB under natural convection conditions, is 45° C/W by using two power planes and metallized holes.

# <span id="page-15-0"></span>**3.5 Parallel operation**

Using the two amplifiers of the TS982 in parallel mode provides a higher output current: 400 mA.



**Figure 43. Parallel operation: 400 mA output current**



# <span id="page-16-0"></span>**4 Package information**

In order to meet environmental requirements, STMicroelectronics offers these devices in ECOPACK® packages. These packages have a Lead-free second level interconnect. The category of second level interconnect is marked on the package and on the inner box label, in compliance with JEDEC Standard JESD97. The maximum ratings related to soldering conditions are also marked on the inner box label. ECOPACK is an STMicroelectronics trademark. ECOPACK specifications are available at: www.st.com.





<span id="page-17-0"></span>**Figure 44. SO-8 exposed pad package mechanical drawing**





18/20



# <span id="page-18-0"></span>**5 Ordering information**

#### <span id="page-18-2"></span>Table 8. **Order codes**



<span id="page-18-3"></span>1. Qualified and characterized according to AEC Q100 and Q003 or equivalent, advanced screening according to AEC Q001 & Q 002 or equivalent.

# <span id="page-18-1"></span>**6 Revision history**



#### Table 9. **Document revision history**



#### **Please Read Carefully:**

Information in this document is provided solely in connection with ST products. STMicroelectronics NV and its subsidiaries ("ST") reserve the right to make changes, corrections, modifications or improvements, to this document, and the products and services described herein at any time, without notice.

All ST products are sold pursuant to ST's terms and conditions of sale.

Purchasers are solely responsible for the choice, selection and use of the ST products and services described herein, and ST assumes no liability whatsoever relating to the choice, selection or use of the ST products and services described herein.

No license, express or implied, by estoppel or otherwise, to any intellectual property rights is granted under this document. If any part of this document refers to any third party products or services it shall not be deemed a license grant by ST for the use of such third party products or services, or any intellectual property contained therein or considered as a warranty covering the use in any manner whatsoever of such third party products or services or any intellectual property contained therein.

**UNLESS OTHERWISE SET FORTH IN ST'S TERMS AND CONDITIONS OF SALE ST DISCLAIMS ANY EXPRESS OR IMPLIED WARRANTY WITH RESPECT TO THE USE AND/OR SALE OF ST PRODUCTS INCLUDING WITHOUT LIMITATION IMPLIED WARRANTIES OF MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE (AND THEIR EQUIVALENTS UNDER THE LAWS OF ANY JURISDICTION), OR INFRINGEMENT OF ANY PATENT, COPYRIGHT OR OTHER INTELLECTUAL PROPERTY RIGHT.**

**UNLESS EXPRESSLY APPROVED IN WRITING BY AN AUTHORIZED ST REPRESENTATIVE, ST PRODUCTS ARE NOT RECOMMENDED, AUTHORIZED OR WARRANTED FOR USE IN MILITARY, AIR CRAFT, SPACE, LIFE SAVING, OR LIFE SUSTAINING APPLICATIONS, NOR IN PRODUCTS OR SYSTEMS WHERE FAILURE OR MALFUNCTION MAY RESULT IN PERSONAL INJURY, DEATH, OR SEVERE PROPERTY OR ENVIRONMENTAL DAMAGE. ST PRODUCTS WHICH ARE NOT SPECIFIED AS "AUTOMOTIVE GRADE" MAY ONLY BE USED IN AUTOMOTIVE APPLICATIONS AT USER'S OWN RISK.**

Resale of ST products with provisions different from the statements and/or technical features set forth in this document shall immediately void any warranty granted by ST for the ST product or service described herein and shall not create or extend in any manner whatsoever, any liability of ST.

ST and the ST logo are trademarks or registered trademarks of ST in various countries.

Information in this document supersedes and replaces all information previously supplied.

The ST logo is a registered trademark of STMicroelectronics. All other names are the property of their respective owners.

© 2008 STMicroelectronics - All rights reserved

STMicroelectronics group of companies

Australia - Belgium - Brazil - Canada - China - Czech Republic - Finland - France - Germany - Hong Kong - India - Israel - Italy - Japan - Malaysia - Malta - Morocco - Singapore - Spain - Sweden - Switzerland - United Kingdom - United States of America

**www.st.com**

